# **Product Overview** The DWM1000 module is based on DecaWave's DW1000 Ultra Wideband (UWB) transceiver IC. It integrates antenna, all RF circuitry, power management and clock circuitry in one module. It can be used in 2-way ranging or TDOA location systems to locate assets to a precision of 10 cm and supports data rates of up to 6.8 Mbps # **Key Features** - IEEE 802.15.4-2011 UWB compliant - Supports 4 RF bands from 3.5 GHz to 6.5 GHz - Programmable transmitter output power - Fully coherent receiver for maximum range and accuracy - Designed to comply with FCC & ETSI UWB spectral masks - Supply voltage 2.8 V to 3.6 V - Low power consumption - Data rates of 110 kbps, 850 kbps, 6.8 Mbps - Maximum packet length of 1023 bytes for high data throughput applications - Integrated MAC support features - Supports 2-way ranging and TDOA - SPI interface to host processor - 23 mm x 13 mm x 2.9 mm 24pin side castellation package # **Key Benefits** - Simplifies integration, no RF design required - Very precise location of tagged objects delivers enterprise efficiency gains and cost reductions - Extended communications range up to 208 m @ 110 kbps 10% PER 10 ppm minimises required infrastructure in RTLS - High multipath fading immunity - Supports very high tag densities in RTLS - Low cost allows cost-effective implementation of solutions - Low power consumption reduces the need to replace batteries and lowers system lifetime costs # **Applications** - Precision real time location systems (RTLS) using two-way ranging or TDOA schemes in a variety of markets. - Location aware wireless sensor networks (WSNs) High Level Block Diagram # DWM1000 IEEE 802.15.4-2011 UWB Transceiver Module # **Table of Contents** | | 3.8 Transmitter AC Characteristics12 | |-----------------------------------------------|---------------------------------------------------------------------------------------------| | 1.1 DWM1000 FUNCTIONAL DESCRIPTION 4 | 3.9 TEMPERATURE AND VOLTAGE MONITOR | | 1.2 DWM1000 POWER UP | CHARACTERISTICS | | 1.3 SPI HOST INTERFACE | 3.10 Antenna Performance | | 1.3.1 SPI Signal Timing 5 | 3.11 ABSOLUTE MAXIMUM RATINGS16 | | 1.4 GENERAL PURPOSE INPUT OUTPUT (GPIO) 6 | 4 APPLICATION INFORMATION17 | | 1.5 ALWAYS-ON (AON) MEMORY | 4.1 APPLICATION BOARD LAYOUT GUIDELINES 17 | | 1.6 ONE-TIME PROGRAMMABLE (OTP) MEMORY 6 | 4.2 APPLICATION CIRCUIT DIAGRAM17 | | 1.7 INTERRUPTS AND DEVICE STATUS | 4.2.1 SPI Bus18 | | 1.9 EXTERNAL SYNCHRONISATION | 4.2.2 Configuring the SPI Mode18 | | 2 DWM1000 CALIBRATION 7 | 5 PACKAGE INFORMATION19 | | | 5.1 MODULE DRAWINGS19 | | 2.1.1 Crystal Oscillator Trim | 5.2 Module Land Pattern | | 2.1.2 Transmitter Calibration | 5.3 Module Marking Information20 | | 2.1.3 Antenna Delay Calibration | 5.4 MODULE SOLDER PROFILE20 | | 3 DWM1000 PIN CONNECTIONS 8 | 6 ORDERING INFORMATION21 | | 3.1 PIN NUMBERING 8 | 6.1 Tape and Reel Information21 | | 3.2 PIN DESCRIPTIONS8 | 6.2 DWM1000 PACKAGING INFORMATION22 | | ELECTRICAL SPECIFICATIONS11 | 6.2.1 Inner Box22 | | | 6.2.2 Outer Box23 | | 3.3 Nominal Operating Conditions | | | 3.4 DC CHARACTERISTICS | 7 GLOSSARY24 | | 3.5 RECEIVER AC CHARACTERISTICS | 8 REFERENCES25 | | 3.6 RECEIVER SENSITIVITY CHARACTERISTICS 11 | | | 3.7 REFERENCE CLOCK AC CHARACTERISTICS 12 | | | 3.7.1 Reference Frequency 12 | | | List of | Figures | | Floures 1, DNAM1000 Powers up Crouring | Floure 12: Manual Draw of Cits (units and) | | FIGURE 1: DWM1000 POWER-UP SEQUENCE | FIGURE 12: MODULE PACKAGE SIZE (UNITS: MM)19 FIGURE 13: DWM1000 MODULE LAND PATTERN (UNITS: | | | | | FIGURE 2: DW1000 SPIPHA=0 TRANSFER PROTOCOL 5 | | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM5 | мм)19 | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM)19 Figure 14: DWM1000 Module Marking Information | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM)19 FIGURE 14: DWM1000 MODULE MARKING INFORMATION20 | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | | FIGURE 3: DWM1000 SPI TIMING DIAGRAM | MM) | ### **DOCUMENT INFORMATION** ### Disclaimer DecaWave reserves the right to change product specifications without notice. As far as possible changes to functionality and specifications will be issued in product specific errata sheets or in new versions of this document. Customers are advised to check with DecaWave for the most recent updates on this product. Copyright © 2014 DecaWave Ltd # LIFE SUPPORT POLICY DecaWave products are not authorized for use in safety-critical applications (such as life support) where a failure of the DecaWave product would reasonably be expected to cause severe personal injury or death. DecaWave customers using or selling DecaWave products in such a manner do so entirely at their own risk and agree to fully indemnify DecaWave and its representatives against any damages arising out of the use of DecaWave products in such safety-critical applications. **Caution!** ESD sensitive device. Precaution should be used when handling the device in order to prevent permanent damage. ### **REGULATORY APPROVALS** The DWM1000, as supplied from DecaWave, has not been certified for use in any particular geographic region by the appropriate regulatory body governing radio emissions in that region although it is capable of such certification depending on the region and the manner in which it is used. All products developed by the user incorporating the DWM1000 must be approved by the relevant authority governing radio emissions in any given jurisdiction prior to the marketing or sale of such products in that jurisdiction and user bears all responsibility for obtaining such approval as needed from the appropriate authorities. # 1 OVERVIEW The DWM1000 module is an IEEE 802.15.4-2011 UWB implementation. RF components, DecaWave DW1000 UWB transceiver, and other components reside on-module. DWM1000 enables cost effective and reduced complexity integration of UWB communications and ranging features, greatly accelerating design implementation. ### 1.1 DWM1000 Functional Description The DW1000 on board the DWM1000 is a fully integrated low-power, single chip CMOS RF transceiver IC compliant with the IEEE 802.15.4-2011 [1] UWB standard. The DWM1000 module requires no RF design as the antenna and associated analog and RF components are on the module. The module contains an on-board 38.4 MHz reference crystal. The crystal has been trimmed in production to reduce the initial frequency error to approximately 2 ppm, using the DW1000 IC's internal on-chip crystal trimming circuit, see section 2.1.1. Always-On (AON) memory can be used to retain DWM1000 configuration data during the lowest power operational states when the on-chip voltage regulators are disabled. This data is uploaded and downloaded automatically. Use of DWM1000 AON memory is configurable. The on-chip voltage and temperature monitors allow the host to read the voltage on the VDDAON pin and the internal die temperature information from the DW1000. See the DW1000 Datasheet [2] for more detailed information on device functionality, electrical specifications and typical performance. # 1.2 DWM1000 Power Up Figure 1: DWM1000 Power-up Sequence When power is applied to the DWM1000, RSTn is driven low by internal circuitry as part of its power up sequence. See Figure 1 above. RSTn remains low until the on-module crystal oscillator has powered up and its output is suitable for use by the rest of the device, at which time RSTn is deasserted high. Table 1: DW1000 Power-up Timings | Parameter | Description | Nominal Value | Units | |---------------------|--------------------------------------------------------------------------------|---------------|-------| | V <sub>ON</sub> | Voltage threshold to enable power up | 2.0 | V | | T <sub>EXT_ON</sub> | Time at which EXTON goes high before RSTn is released | 3 | ms | | T <sub>DIG_ON</sub> | RSTn held low by internal reset circuit / driven low by external reset circuit | 3 | ms | RSTn may be used as an output to reset external circuitry as part of system bring-up as power is applied. An external circuit can reset the DWM1000 by asserting RSTn for a minimum of 10 ns. RSTn is an asynchronous input. DW1000 initialization will proceed when the pin is released to high impedance. **RSTn should never be driven high by an external source.** Please see DW1000 Datasheet [2] for more details of DW1000 power up. ### 1.3 SPI Host Interface The DW1000 host communications interface is a slave-only SPI. Both clock polarities (SPIPOL=0/1) and phases (SPIPHA=0/1) are supported. The data transfer protocol supports single and multiple byte read/writes accesses. All bytes are transferred MSB first and LSB last. A transfer is initiated by asserting SPICSn low and terminated when SPICSn is deasserted high. See the DW1000 Datasheet [2] for full details of the SPI interface operation and mode configuration for clock phase and polarity. Figure 2: DW1000 SPIPHA=0 Transfer Protocol ### 1.3.1 SPI Signal Timing Figure 3: DWM1000 SPI Timing Diagram Figure 4: DWM1000 SPI Detailed Timing Diagram Table 2: DWM1000 SPI Timing Parameters ameter Min Typ Max Unit Desc | Parameter | Min | Тур | Max | Unit | Description | |------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------| | SPICLK<br>Period | 50 | | | ns | The maximum SPI frequency is 20 MHz when the CLKPLL is locked, otherwise the maximum SPI frequency is 3 MHz. | | t <sub>1</sub> | | | 38 | ns | SPICSn select asserted low to valid slave output data | | t <sub>2</sub> | 12 | | | ns | SPICLK low to valid slave output data | | t <sub>3</sub> | 10 | | | ns | Master data setup time | | t <sub>4</sub> | 10 | | | ns | Master data hold time | | t <sub>5</sub> | 32 | | | ns | LSB last byte to MSB next byte | | Parameter | Min | Тур | Max | Unit | Description | |----------------|-----|-----|-----|----------------------------------------------------------|----------------------------------------------| | t <sub>6</sub> | | | 10 | ns | SPICSn de-asserted high to SPIMISO tri-state | | t <sub>7</sub> | 16 | | | ns Start time; time from select asserted to first SPICLK | | | t <sub>8</sub> | 40 | | | ns | Idle time between consecutive accesses | | t <sub>9</sub> | 40 | | | ns | Last SPICLK to SPICSn de-asserted | # 1.4 General Purpose Input Output (GPIO) The DWM1000 provides 8 configurable pins. On reset, all GPIO pins default to input. GPIO inputs, when appropriately configured, are capable of generating interrupts to the host processor via the IRQ signal. GPIO0, 1, 2, & 3, as one of their optional functions, can drive LEDs to indicate the status of various chip operations. Any GPIO line being used to drive an LED in this way should be connected as shown. GPIO5 & 6 are used to configure the operating mode of the SPI as described in the DW1000 Datasheet [2]. See DW1000 Datasheet [2] and DW1000 User Manual [3] provide full details of the configuration and use of the GPIO lines. # 1.5 Always-On (AON) Memory Configuration retention in lowest power states is enabled in DWM1000 by provision of an Always-On (AON) memory array with a separate power supply, VDDAON. The DWM1000 may be configured to upload its configuration to AON before entering a low-power state and to download the configuration when waking up from the low –power state. # 1.6 One-Time Programmable (OTP) Memory The DWM1000 contains a 56x32 -bit user programmable OTP memory on the DW1000 device that is used to store per chip calibration information. # 1.7 Interrupts and Device Status DWM1000 has a number of interrupt events that can be configured to drive the IRQ output pin. The default IRQ pin polarity is active high. A number of status registers are provided in the system to monitor and report data of interest. See DW1000 User Manual [3] for a full description of system interrupts and their configuration and of status registers. ### 1.8 MAC A number of MAC features are implemented including CRC generation, CRC checking and receive frame filtering. See the DW1000 Datasheet [2] and DW1000 User Manual [3] for full details. ### 1.9 External Synchronisation The DW1000 provides a SYNC input. This allows: - - Synchronization of multiple DW1000 timestamps - Transmission synchronous to an external reference - · Receive timestamping synchronous to an external counter See the DW1000 Datasheet [2] and DW1000 User Manual [3] for full details. # 2 DWM1000 CALIBRATION Depending on the end-use application s and the system design, DWM1000 settings may need to be tuned. To help with this tuning a number of built in functions such as continuous wave TX and continuous packet transmission can be enabled. See the DW1000 User Manual [3] for further details. ### 2.1.1 Crystal Oscillator Trim DWM1000 modules are calibrated at production to minimise initial frequency error to reduce carrier frequency offset between modules and thus improve receiver sensitivity. The calibration carried out at module production will trim the initial frequency offset to less than 2 ppm, typically. ### 2.1.2 Transmitter Calibration In order to maximise range, DWM1000 transmit power spectral density (PSD) should be set to the maximum allowable for the geographic region in which it will be used. For most regions this is -41.3 dBm/MHz. As the module contains an integrated antenna, the transmit power can only be measured over the air. The Effective Isotropic Radiated Power (EIRP) must be measured and the power level adjusted to ensure compliance with applicable regulations. The DWM1000 provides the facility to adjust the transmit power in coarse and fine steps; 3 dB and 0.5 dB nominally. It also provides the ability to adjust the spectral bandwidth. These adjustments can be used to maximise transmit power whilst meeting regulatory spectral mask. If required, transmit calibration should be carried out on a per DWM1000 module basis, see DW1000 User Manual [3] for full details. # 2.1.3 Antenna Delay Calibration In order to measure range accurately, precise calculation of timestamps is required. To do this the antenna delay must be known. The DWM1000 allows this delay to be calibrated and provides the facility to compensate for delays introduced by PCB, external components, antenna and internal DWM1000 delays. To calibrate the antenna delay, range is measured at a known distance using two DWM1000 systems. Antenna delay is adjusted until the known distance and report range agree. The antenna delay can be stored in OTP memory. Antenna delay calibration must be carried out as a once off measurement for each DWM1000 design implementation. If required, for greater accuracy, antenna delay calibration should be carried out on a per DWM1000 module basis, see DW1000 User Manual [3] for full details. # 3 DWM1000 PIN CONNECTIONS # 3.1 Pin Numbering DWM1000 module pin assignments are as follows (viewed from top): - Figure 5: DWM1000 Pin Diagram # 3.2 Pin Descriptions Table 3: DWM1000 Pin functions | SIGNAL NAME | PIN | I/O<br>(Default) | DESCRIPTION | |--------------|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Digital Interface | | SPICLK | 20 | DI | SPI clock | | SPIMISO | 19 | DO<br>(O–L) | SPI data output. Refer to DW1000 Datasheet for more details [2]. | | SPIMOSI | 18 | DI | SPI data input. Refer to DW1000 Datasheet for more details [2]. | | SPICSn | 17 | DI | SPI chip select. This is an active low enable input. The high-to-low transition on SPICSn signals the start of a new SPI transaction. SPICSn can also act as a wake-up signal to bring DW1000 out of either SLEEP or DEEPSLEEP states Refer to DW1000 Datasheet for more details [2]. | | SYNC / GPIO7 | 4 | DIO<br>(I) | The SYNC input pin is used for external synchronization (Refer to DW1000 Datasheet for more details [2]). When the SYNC input functionality is not being used this pin may be reconfigured as a general purpose I/O pin, GPIO7 | | WAKEUP | 2 | DIO | When asserted into its active high state, the WAKEUP pin brings the DW1000 out of SLEEP or DEEPSLEEP states into operational mode. | | SIGNAL NAME | PIN | I/O<br>(Default) | DESCRIPTION | |--------------------|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTON | 1 | DO<br>(O-L) | External device enable. Asserted during wake up process and held active until device enters sleep mode. Can be used to control external DC-DC converters or other circuits that are not required when the device is in sleep mode so as to minimize power consumption. Refer to DW1000 Datasheet for more details [2]. | | IRQ / GPIO8 | 22 | DIO<br>(O-L) | Interrupt Request output from the DWM1000 to the host processor. By default IRQ is an active-high output but may be configured to be active low if required. For correct operation in SLEEP and DEEPSLEEP modes it should be configured for active high operation. This pin will float in SLEEP and DEEPSLEEP states and may cause spurious interrupts unless pulled low. When the IRQ functionality is not being used the pin may be reconfigured as a general purpose I/O line, GPIO8. | | GPIO6 / SPIPOL | 9 | DIO<br>(I) | General purpose I/O pin. On power-up it acts as the SPIPOL (SPI polarity selection) pin for configuring the SPI operation mode. Refer to Section 4.2.2 and the DW1000 Datasheet for more details [2]. After power-up, the pin will default to a General Purpose I/O pin. | | GPIO5 /<br>SPIPHA | 10 | DIO<br>(I) | General purpose I/O pin. On power-up it acts as the SPIPHA (SPI phase selection) pin for configuring the SPI mode of operation. Refer to Section 4.2.2 and the DW1000 Datasheet for more details [2]. After power-up, the pin will default to a General Purpose I/O pin. | | GPIO4 | 11 | DIO<br>(I) | General purpose I/O pin. | | GPIO3 / TXLED | 12 | DIO<br>(I) | General purpose I/O pin. It may be configured for use as a TXLED driving pin that can be used to light a LED following a transmission. Refer to the DW1000 User Manual [2] for details of LED use. | | GPIO2 / RXLED | 13 | DIO<br>(I) | General purpose I/O pin. It may be configured for use as a RXLED driving pin that can be used to light a LED during receive mode. Refer to the DW1000 User Manual [2] for details of LED use. | | GPIO1 /<br>SFDLED | 14 | DIO<br>(I) | General purpose I/O pin. It may be configured for use as a SFDLED driving pin that can be used to light a LED when SFD (Start Frame Delimiter) is found by the receiver. Refer to the DW1000 User Manual [2] for details of LED use. | | GPIO0 /<br>RXOKLED | 15 | DIO<br>(I) | General purpose I/O pin. It may be configured for use as a RXOKLED driving pin that can be used to light a LED on reception of a good frame. Refer to the DW1000 User Manual [2] for details of LED use. | | RSTn | 3 | DIO<br>(O-H) | Reset pin. Active Low Output. May be pulled low by external open drain driver to reset the DW1000. Refer to DW1000 Datasheet for more details [2]. | | | | | Power Supplies | | VDDAON | 5 | Р | External supply for the Always-On (AON) portion of the chip. | | VDD | 6,7 | Р | 3.3 V supply pins | | | | | Ground | | GND | 8,16,<br>21,23,24 | G | Common ground. | **Table 4: Explanation of Abbreviations** | ABBREVIATION | EXPLANATION | |--------------|-------------| | I | Input | | ABBREVIATION | EXPLANATION | |-----------------------|------------------------------------------------| | Ю | Input / Output | | 0 | Output | | G | Ground | | Р | Power Supply | | PD | Power Decoupling | | O-L | Defaults to output, low level after reset | | O-H | Defaults to output, high level after reset | | I | Defaults to input. | | Note: Any signal with | the suffix 'n' indicates an active low signal. | # **ELECTRICAL SPECIFICATIONS** # 3.3 Nominal Operating Conditions **Table 5: DWM1000 Operating Conditions** | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |----------------------------|------|------|------|-------|----------------| | Operating temperature | -40 | | +85 | °C | | | Supply voltage VDDAON, VDD | 2.8 | 3.3 | 3.6 | V | | Note: Unit operation is guaranteed by design when operating within these ranges ### 3.4 DC Characteristics T<sub>amb</sub> = 25 °C, all supplies centred on typical values Table 6: DWM1000 DC Characteristics | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |-----------------------------------|---------|------|---------|-------|----------------------------------------| | Supply current DEEP SLEEP mode | | 200 | | nA | | | Supply current SLEEP mode | | 550 | | nA | Total current drawn from all | | Supply current IDLE mode | | 13.4 | | mA | supplies. | | Supply current INIT mode | | 3.5 | | mA | | | TX : 3.3 V supplies (VDDAON, VDD) | | | 140 | mA | Channel 5:TX Power:<br>9.3 dBm/500 MHz | | RX : 3.3 V supplies (VDDAON, VDD) | | | 160 | mA | Channel 5 | | Digital input voltage high | 0.7*VDD | | | V | | | Digital input voltage low | | | 0.3*VDD | V | | | Digital output voltage high | 0.7*VDD | | | V | Assumes 500 Ω load | | Digital output voltage low | | | 0.3*VDD | V | Assumes 500 Ω load | | Digital Output Drive Current | | | | | | | GPIOx, IRQ | 4 | 6 | | mA | | | SPIMISO | 8 | 10 | | 111/4 | | | EXTON | 3 | 4 | | | | ### 3.5 Receiver AC Characteristics T<sub>amb</sub> = 25 °C, all supplies centred on nominal values Table 7: DWM1000 Receiver AC Characteristics | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |----------------------------|------|------|------|-------|----------------------------| | Frequency range | 3244 | | 6999 | MHz | | | Channel bandwidth | | 500 | | MHz | Channel 1,2,3 and 5 | | In-band blocking level | | 30 | | dBc | Continuous wave interferer | | Out-of-band blocking level | | 55 | | dBc | Continuous wave interferer | # 3.6 Receiver Sensitivity Characteristics T<sub>amb</sub> = 25 °C, all supplies centred on typical values. 20 byte payload Table 8: DWM1000 Typical Receiver Sensitivity Characteristics | Packet<br>Error<br>Rate | Data Rate | Receiver<br>Sensitivity | Units | Condition/Note | | | | | |-------------------------|-----------|-------------------------|-------------|----------------|-----------|--------------|--|--| | 40/ | 110 kbps | -102 | dBm/500 MHz | Preamble 2048 | Carrier | All | | | | 1% | 850 kbps | -101 | dBm/500 MHz | Preamble 1024 | frequency | measurements | | | | Packet<br>Error<br>Rate | Data Rate | Receiver<br>Sensitivity | Units | O | condition/Note | ) | |-------------------------|-----------|-------------------------|-------------|---------------|-------------------|-------------------------| | | 6.8 Mbps | -93 | dBm/500 MHz | Preamble 256 | offset<br>±10 ppm | performed on Channel 5, | | | 110 kbps | -106 | dBm/500 MHz | Preamble 2048 | ±10 ppiii | PRF 16 MHz | | 10% | 850 kbps | -102 | dBm/500 MHz | Preamble 1024 | | | | | 6.8 Mbps | -94 | dBm/500 MHz | Preamble 256 | | | ### 3.7 Reference Clock AC Characteristics T<sub>amb</sub> = 25 °C, all supplies centred on typical values ### 3.7.1 Reference Frequency Table 9: DWM1000 Reference Clock AC Characteristics | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |-------------------------------------------------------|------|------|------|------------|-----------------------------------------------------------| | On-board crystal oscillator reference frequency | | 38.4 | | MHz | | | On-board crystal trimming range | | ±25 | | ppm | Internally trimmed to +/- 2 ppm under typical conditions. | | On-board crystal frequency stability with temperature | | | ±30* | ppm<br>ppm | -40°C to +85° | | On-board crystal aging | | | ±3 | ppm/3year | @25°C ±2°C | | Low Power RC Oscillator | 5 | 12 | 15 | kHz | | <sup>\*</sup>By using the temperature monitoring capability of the DW1000 chip on the DWM1000 module it is possible to dynamically trim the crystal during run time to maintain the $\pm$ -2ppm specification over the full temperature range of operation. ### 3.8 Transmitter AC Characteristics T<sub>amb</sub> = 25 °C, all supplies centred on typical values Table 10: DWM1000 Transmitter AC Characteristics | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |----------------------------------------------|------|--------------|------|--------------------|--------------------------| | Frequency range | 3244 | | 6999 | MHz | | | Channel Bandwidths | | 500 | | MHz | Channel 1, 2, 3 and 5 | | Output power spectral density (programmable) | | -39 | -35 | dBm/MHz | See DW1000 Datasheet [2] | | Power level range | | 37 | | dB | | | Coarse Power level step | | 3 | | dB | | | Fine Power level step | | 0.5 | | dB | | | Output power variation with temperature | | 0.05 | | dB/ <sup>o</sup> C | | | Output power variation with voltage | | 2.73<br>3.34 | | dB/V | Channel 2<br>Channel 5 | # 3.9 Temperature and Voltage Monitor Characteristics Table 11: DWM1000 Temperature and Voltage Monitor Characteristics | Parameter | Min. | Тур. | Max. | Units | Condition/Note | |-------------------------------|------|------|------|-------|----------------| | Voltage Monitor Range | 2.4 | | 3.75 | V | | | Voltage Monitor Precision | | 20 | | mV | | | Voltage Monitor Accuracy | | 140 | | mV | | | Temperature Monitor Range | -40 | | +100 | °C | | | Temperature Monitor Precision | | 0.9 | | °C | | ### 3.10 Antenna Performance The antenna used in the module is the Partron dielectric chip antenna, part number ACS5200HFAUWB, see [4] for full details. **Table 12: Antenna Electrical Characteristics** | | Frequency (MHz) | | | 3200 | 4200 | 5200 | 6200 | 7200 | |-------|-----------------|-------|---------|--------|-------|-------|-------|--------| | | Azimuth | Theta | Peak | -0.88 | 2.73 | 2.51 | 4.16 | 1.31 | | | | | Average | -4.26 | -1.22 | -1.88 | -1.10 | -4.82 | | | √zin | Phi | Peak | -3.84 | -2.16 | -1.91 | -2.61 | -5.20 | | | 1 | FIII | Average | -9.61 | -8.20 | -8.16 | -9.96 | -11.63 | | = | | Theta | Peak | -5.05 | -2.32 | -1.03 | 0.30 | -0.68 | | (dBi) | Elevation | | Average | -10.36 | -8.84 | -7.90 | -6.99 | -8.06 | | Gain | eva | | Peak | -2.99 | 1.98 | 1.81 | 2.92 | 0.20 | | G | = - - - | - | Average | -6.65 | -3.30 | -3.37 | -3.04 | -3.71 | | | 2 | Theta | Peak | -5.83 | -3.38 | -2.05 | 0.26 | -3.56 | | | tion | | Average | -10.76 | -9.16 | -7.01 | -5.74 | -8.27 | | | Elevation | Phi | Peak | -0.52 | 2.23 | 1.52 | 1.39 | 1.12 | | | El | FIII | Average | -5.23 | -3.30 | -3.66 | -3.90 | -4.74 | Figure 6: Partron Antenna 3D Radiation Pattern Figure 7: Antenna Gain Measurement Planes Figure 8: 2D Radiation Patterns # 3.11 Absolute Maximum Ratings Table 13: DWM1000 Absolute Maximum Ratings | Parameter | Min. | Max. | Units | |-------------------------------------|------|------|-------| | Voltage<br>VDD / VDDAON | -0.3 | 4.0 | V | | | | | | | Receiver Power | | 0 | dBm | | | | | | | Temperature - Storage temperature | -40 | +85 | °C | | Temperature – Operating temperature | -40 | +85 | °C | | | | | | | ESD (Human Body Model) | | 2000 | V | | | | | | Stresses beyond those listed in this table may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions beyond those indicated in the operating conditions of the specification is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device reliability. # 4 APPLICATION INFORMATION # 4.1 Application Board Layout Guidelines When designing the PCB onto which DWM1000 will be soldered, the proximity of the DWM100 on-board ceramic monopole antenna to metal and other non-RF transparent materials needs to considered carefully. Two suggested placement schemes are shown below. In the areas marked "Keep-Out Area" there should be no metal either side, above or below (e.g. do not place battery under antenna). The placement schemes in Figure 9 show an application board with no non-RF transparent material in the keepout area, or an application board with the antenna projecting off of the board so that the keep out area is in freespace. In this second scheme it is still important not to place metal components above or below the antenna in a system implementation. Figure 9: DWM1000 Application Board Keep-Out Areas # 4.2 Application Circuit Diagram A simple application circuit integrating the DWM1000 module need only power the device and connect the device to a host controller, see Figure 10. Figure 10: Example DWM1000 Application Circuit ### 4.2.1 SPI Bus The SPI signal bus and mode configuration pins may need to be treated carefully if it is desirable to connect additional SPI devices to the SPI bus, or to configure the SPI for a non-default clock polarity of phase behaviour. Please see the DW1000 Datasheet [2] for a description of all SPI clock polarity and phase configurations, referred to as SPI modes. The SPIMISO line may be connected to multiple slave SPI devices each of which is required to go open-drain when their respective SPICSn lines are de-asserted. The DW1000 has internal pull up and pull down circuits to ensure safe operation in the event of the host interface signals being disconnected. These are for internal use only, and should not be used to pull an external signal high or low. Internal pull-down resistance values are in the range 34 k $\Omega$ – 90 k $\Omega$ , internal pull-up resistance values are in the range 40 k $\Omega$ - 90 k $\Omega$ . Figure 11: SPI Bus Connections ### 4.2.2 Configuring the SPI Mode The SPI interface supports a number of different clock polarity and clock / data phase modes of operation. These modes are selected using GPIO5 & 6 as follows: - | GPIO 5<br>(SPIPOL) | GPIO 6<br>(SPIPHA) | SPI<br>Mode | Description | | | |----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------|--|--| | 0 | 0 | 0 | Data is sampled on the rising (first) edge of the clock and launched on the falling (second) edge. | | | | 0 | 1 | 1 | Data is sampled on the falling (second) edge of the clock and launched on the rising (first) edge. | | | | 1 | 0 | 2 | Data is sampled on the falling (first) edge of the clock and launched on the rising (second) edge. | | | | Data is sampled on the rising (second) edge of the clock and launched on the falling (first) edge. | | | | | | | Note: The 0 on | Note: The 0 on the GPIO pins can either be open circuit or a pull down to ground. The 1 on the GPIO pins is a pull up to VDDIO. | | | | | Table 14: DW1000 SPI Mode Configuration GPIO 5 / 6 are sampled / latched on the rising edge of the RSTn pin to determine the SPI mode. They are internally pulled low to configure a default SPI mode 0 without the use of external components. If a mode other than 0 is required then they should be pulled up using an external resistor of value no greater than 10 k $\Omega$ to the VDDIO output supply. If GPIO5 / 6 are also being used to control an external transmit / receive switch then external pull-up resistors of no less than 1 k $\Omega$ should be used so that the DW1000 can correctly drive these outputs in normal operation after the reset sequence / SPI configuration operation is complete. The recommended range of resistance values to pull-up GPIO 5/6 is in the range of 1-10 k $\Omega$ . If it is required to pull-down GPIO 5/6, such as in the case where the signal is also pulled high at the input to an external IC, the resistor value chosen needs to take account of the DW1000 internal pull-down resistor values as well as those of any connected external pull-up resistors. Refer to the DW1000 Data Sheet [2] and the DW1000 User Manual [3] for further details. # 5 PACKAGE INFORMATION # 5.1 Module Drawings All measurements are given in millimetres. Figure 12: Module Package Size (units: mm) # 5.2 Module Land Pattern The diagram below shows the DWM1000 module land pattern. Figure 13: DWM1000 Module Land Pattern (units: mm) # 5.3 Module Marking Information | × | IR- UWB | |---|--------------------| | | RUPF-G001A | | | 2 | | | DW x x xx<br>3 456 | | | <u>x x xxx</u> | | | 789 | | No. | Index | |-----|-----------------------------------------------| | 1 | Product group | | 2 | Product P/N | | 3 | Company name | | 4 | Manufactured year(0~9) | | (5) | Manufactured month(1~9,A,B,C) | | 6 | Manufactured date(1~31) | | 7 | Manufactured Serial Number: SMT Line no | | 8 | Manufactured Serial Number : Shift no (A,B,C) | | 9 | Manufactured Serial Number : (001~999) | Figure 14: DWM1000 Module Marking Information # 5.4 Module Solder Profile Figure 15: DWM1000 Module Solder Profile # **6 ORDERING INFORMATION** # 6.1 Tape and Reel Information | ITEM | Length | Tolerence | |------|-----------|-----------| | Α | 330 | ±2 | | В | Min. 1.5 | | | C | 13 | ±0.5 | | D | Min. 20.2 | | | W1 | 44.4 | +3/-0 | | W2 | 48.4 | ±2 | | W3 | 45.65 | ±2 | <Unit : mm> Figure 16: Module Carrier Dimension (units: mm) Figure 17: Module Tape Carrier Dimension (units: mm) # 6.2 DWM1000 Packaging Information ### 6.2.1 Inner Box Note 1) Recommendation: 72 hours floor time ( 30 degree C / 60 % RH) Note 2) Recommendation: The time between opening and chip mount should be within 72 hours Figure 18: Module Inner Box (units: mm) # 6.2.2 Outer Box Figure 19: Module Outer Box: 4 Inner Box (Module Quantity – 2000 EA) (units: mm) # 7 GLOSSARY **Table 15: Glossary of Terms** | Abbreviation | Full Title | Explanation | | | | |--------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | EIRP | Equivalent<br>Isotropically<br>Radiated Power | The amount of power that a theoretical isotropic antenna (which evenly distributes power in all directions) would emit to produce the peak power density observed in the direction of maximum gain of the antenna being used | | | | | ETSI | European<br>Telecommunication<br>Standards Institute | Regulatory body in the EU charged with the management of the radio spectrum and the setting of regulations for devices that use it | | | | | FCC | Federal<br>Communications<br>Commission | Regulatory body in the USA charged with the management of the radio spectrum and the setting of regulations for devices that use it | | | | | GPIO | General Purpose<br>Input / Output | Pin of an IC that can be configured as an input or output under software control and has no specifically identified function | | | | | IEEE | Institute of Electrical and Electronic Engineers | Is the world's largest technical professional society. It is designed to serve professionals involved in all aspects of the electrical, electronic and computing fields and related areas of science and technology | | | | | LIFS | Long Inter-Frame<br>Spacing | Defined in the context of the IEEE 802.15.4-2011 [1] standard | | | | | LNA | Low Noise Amplifier | Circuit normally found at the front-end of a radio receiver designed to amplify very low level signals while keeping any added noise to as low a level as possible | | | | | LOS | Line of Sight | Physical radio channel configuration in which there is a direct line of sight between the transmitter and the receiver | | | | | NLOS | Non Line of Sight | Physical radio channel configuration in which there is no direct line of sight between the transmitter and the receiver | | | | | PGA | Programmable Gain<br>Amplifier | Amplifier whose gain can be set / changed via a control mechanism usually by changing register values | | | | | PLL | Phase Locked Loop | Circuit designed to generate a signal at a particular frequency whose phase is related to an incoming "reference" signal. | | | | | PPM | Parts Per Million | Used to quantify very small relative proportions. Just as 1% is one out of a hundred, 1 ppm is one part in a million | | | | | RF | Radio Frequency | Generally used to refer to signals in the range of 3 kHz to 300 GHz. In the context of a radio receiver, the term is generally used to refer to circuits in a receiver before down-conversion takes place and in a transmitter after up-conversion takes place | | | | | RTLS | Real Time Location<br>System | System intended to provide information on the location of various items in real-time. | | | | | SFD | Start of Frame<br>Delimiter | Defined in the context of the IEEE 802.15.4-2011 [1] standard. | | | | | SPI | Serial Peripheral<br>Interface | An industry standard method for interfacing between IC's using a synchronous serial scheme first introduced by Motorola | | | | | тсхо | Temperature<br>Controlled Crystal<br>Oscillator | A crystal oscillator whose output frequency is very accurately maintained at its specified value over its specified temperature range of operation. | | | | | TWR | Two Way Ranging | Method of measuring the physical distance between two radio units by exchanging messages between the units and noting the times of transmission and reception. Refer to DecaWave's website for further information | | | | | TDOA | Time Difference of Arrival | Method of deriving information on the location of a transmitter. The time of arrival of a transmission at two physically different locations whose clocks are synchronized is noted and the difference in the arrival times provides information on the location of the transmitter. A number of such TDOA measurements at different locations can be used to uniquely determine the position of the transmitter. Refer to DecaWave's website for further information. | | | | | UWB | Ultra Wideband | A radio scheme employing channel bandwidths of, or in excess of, 500MHz | | | | | WSN | Wireless Sensor<br>Network | A network of wireless nodes intended to enable the monitoring and control of the physical environment | | | | # 8 REFERENCES - [1] IEEE802.15.4-2011 or "IEEE Std 802.15.4™-2011" (Revision of IEEE Std 802.15.4-2006). IEEE Standard for Local and metropolitan area networks Part 15.4: Low-Rate Wireless Personal Area Networks (LR-WPANs). IEEE Computer Society Sponsored by the LAN/MAN Standards Committee. Available from http://standards.ieee.org/ - [2] DecaWave DW1000 Datasheet www.decawave.com - [3] DecaWave DW1000 User Manual www.decawave.com - [4] Partron Dielectric Chip Antenna, P/N ACS5200HFAUWB, www.partron.co.kr # **Document History** **Table 16: Document History** | Revision | Date | Description | |-------------|--------------------------------|--------------------------| | PRELIMINARY | 21 <sup>st</sup> February 2014 | Preliminary version | | V1.0 | 26 <sup>th</sup> June 2014 | Initial released version | # **About DecaWave** DecaWave is a pioneering fabless semiconductor company whose flagship product, the DW1000, is a complete, single chip CMOS Ultra-Wideband IC based on the IEEE 802.15.4-2011 [1] UWB standard. This device is the first in a family of parts that will operate at data rates of 110 kbps, 850 kbps, 6.8 Mbps. The resulting silicon has a wide range of standards-based applications for both Real Time Location Systems (RTLS) and Ultra Low Power Wireless Transceivers in areas as diverse as manufacturing, healthcare, lighting, security, transport, inventory & supply chain management. ### **Further Information** For further information on this or any other DecaWave product contact a sales representative as follows: - DecaWave Ltd Adelaide Chambers Peter Street Dublin 8 Ireland e: <a href="mailto:sales@decawave.com">sales@decawave.com</a> w: <a href="mailto:www.decawave.com">www.decawave.com</a>